ISSN : 1226-0517(Print)
ISSN : 2288-9604(Online)
ISSN : 2288-9604(Online)
Journal of Korean Society for Imaging Science and Technology Vol.20 No.4 pp.1-6
DOI : https://doi.org/10.14226/KSIST.2014.20.4.01
DOI : https://doi.org/10.14226/KSIST.2014.20.4.01
교류형 플라즈마 디스플레이에서 추가 주사전압에 의한 기입방전 시간의 단축
Reduction of Address Discharge Time by Additional Scan Voltage in AC PDP
Abstract
The address discharge time lags are investigated in each subfield time in AC PDP and are shortened by changing the amplitude of the additional scan voltage during total subfield time under the address voltage margin range. During the reset period, the reset discharge is produced by applying the high positive-going ramp voltage and the wall charge in a cell is generated. That wall charge plus the external address voltage is induced the address discharge. In the first subfield time, the address discharge is fast produced than the other subfield time because the wall charge are much remained by the high positive-going ramp voltage during the reset period. Meanwhile, from the second to last subfield, the address discharge production time is gradually delayed due to the dissipation of the wall charge in a cell. In this study, the address discharge time lags are measured in each subfield time and the method to shorten the total address discharge time lag is proposed by applying the different additional scan voltage in each the subfield time.